Design and Characterization of a Picosecond Timing ASIC in 55-Nm CMOS

IEEE TRANSACTIONS ON NUCLEAR SCIENCE(2023)

引用 0|浏览26
摘要
For more than two decades, amplifier–discriminator application-specific integrated circuits (ASICs) have been demonstrated to be the optimal choice for time measurement in high-energy physics experiments. With the requirement of time resolution further evolving toward the picosecond and subpicosecond ranges, circuit innovation has become increasingly essential. We present a picosecond timing (PIST1) ASIC, using the conventional amplifier–discriminator architecture and optimized for the readout of silicon photomultipliers (SiPMs) in the electromagnetic calorimeter (ECAL) for future Higgs factories such as the circular electron positron collider (CEPC). Further circuit developments are made to enable the ASIC to operate under minimal power with reduced supply voltage. A comprehensive analysis of the noise in the signal link is also conducted, and the findings are presented. A single-channel prototype is designed in the 55-nm CMOS with a single 1.2-V supply voltage. The standalone ASIC testing highlights a time resolution of 4.20± 0.04 ps for a minimum ionizing particle (MIP) which is equivalent to 32-pC charge. In addition, a linear time-over-threshold (ToT) response from 1 to 12 MIP is attained, and a typical 15-mW power consumption is realized.
更多
查看译文
关键词
Amplifier-discriminator,picosecond timing (PIST1) ASIC,silicon photomultiplier (SiPM),time resolution,time-over-threshold (ToT)
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
0
您的评分 :

暂无评分

数据免责声明
页面数据均来自互联网公开来源、合作出版商和通过AI技术自动分析结果,我们不对页面数据的有效性、准确性、正确性、可靠性、完整性和及时性做出任何承诺和保证。若有疑问,可以通过电子邮件方式联系我们:report@aminer.cn