Block-level Evaluation and Optimization of Backside PDN for High-Performance Computing at the A14 Node.
2023 IEEE Symposium on VLSI Technology and Circuits (VLSI Technology and Circuits)(2023)
摘要
This paper evaluates the impact of backside power delivery on the physical implementation of a commercial 64-bit high-performance block from ARM™ at the A14 node. A backside BEOL, including TSV connections, is proposed and calibrated using TCAD and experimental data. The developed stack is modeled in a commercial cell-level parasitic extraction tool to enable its use during place and route. The same benchmark is physically implemented using imec’s own A14 PDK. The backside PDN enables frequency improvements from 2% to 6% compared to frontside PDN, stemming from a core area reduction from 8% to 16%. These results are obtained without negatively impacting the total power and simultaneously limiting dynamic IR drop below 35mV. Furthermore, different TSV options have been studied to potentially boost the IR drop gains up to 23%.
更多查看译文
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
数据免责声明
页面数据均来自互联网公开来源、合作出版商和通过AI技术自动分析结果,我们不对页面数据的有效性、准确性、正确性、可靠性、完整性和及时性做出任何承诺和保证。若有疑问,可以通过电子邮件方式联系我们:report@aminer.cn