Charge Trapping Challenges of CMOS Embedded Complementary FeFETs
2024 IEEE INTERNATIONAL MEMORY WORKSHOP, IMW(2024)
摘要
In this work, we examine one of the important wear-out effects in metal-ferroelectric-insulator-semiconductor (MFIS) ferroelectric FETs (FeFET), comparing n-type and p-type endurance cycling degradation of the devices and propose a sloshing bathtub model as physical explanation for this effect. We show that: i) polarization (P FE ) switching is the main source of cycling degradation as demonstrated by severe V T -walkout through bipolar cycling with P FE switching pulses, while much less degradation without P FE switching, thus uni-polar pulsing, is observed; ii) comparing n-type and p-type cycling data, especially the n-type cycling degradation depends on the amount of interface trapped charge during the switching event, thus once ferroelectric (FE) bulk defects are fully charged up, electrons pile up at the FE/interlayer (FE/IL) interface, resulting in a steep V T increase; iii) a sloshing bathtub model is well-suited to explain the endurance degradation and can reproduce observed data; iv) this model can also explain a trapping artefact in HfO 2 -based MFIS/MFIM structures, often mistakenly interpreted as ferroelectric wake-up.
更多查看译文
关键词
FeFET,28nm HKMG,endurance,trapping
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
数据免责声明
页面数据均来自互联网公开来源、合作出版商和通过AI技术自动分析结果,我们不对页面数据的有效性、准确性、正确性、可靠性、完整性和及时性做出任何承诺和保证。若有疑问,可以通过电子邮件方式联系我们:report@aminer.cn