A Comprehensive Output Conductance Model Valid in All Regions of Inversion

2024 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, ISCAS 2024(2024)

引用 0|浏览0
摘要
The output conductance and transconductance are key small-signal parameters that typically set the dc gain of amplifiers. Although the transconductance can be modelled simply and accurately, modeling the output conductance over a large range of bias and geometries is much more challenging. In advanced technologies the self-gain has shrunk dramatically, while the transit frequency has increased significantly. The de-signer can hence choose a transistor length longer than minimal achieving a higher dc gain while still meeting the frequency specifications. Now, how much longer than minimum should he choose? We will try to answer this question by proposing a simple output conductance model that is valid over a wide range of bias and geometries. The model is validated by simulations for a 28-nm FDSOI CMOS process.
更多
查看译文
关键词
Transition Frequency,Transconductance,Bias Range,Range Of Geometries,DC Gain,Voltage-gated,Fitting Parameters,Specific Strength,Channel Length,Good Trade-off,Drain Current,Drain Voltage,Saturation Voltage
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
0
您的评分 :

暂无评分

数据免责声明
页面数据均来自互联网公开来源、合作出版商和通过AI技术自动分析结果,我们不对页面数据的有效性、准确性、正确性、可靠性、完整性和及时性做出任何承诺和保证。若有疑问,可以通过电子邮件方式联系我们:report@aminer.cn